Title :
Design considerations for high-performance low-power silicon-on-insulator gate arrays
Author :
Dudek, Volker ; Keck, Dirk O. ; Mayer, Gunter ; Hofflinger, Bernd
Author_Institution :
Inst. for Microelectron., Stuttgart, Germany
Abstract :
Silicon-on-insulator (SOI) provides capabilities for high-performance low-power ICs due to reduced capacitance. Significant differences between SOI and bulk technologies impact the design of gate arrays. The comparison of several microarchitectures for representative logic cells results in a variation of area or interconnect efficiency by up to 50 percent. Power supply noise introduced by switching currents is a severe problem in SOI, especially where low-power high-performance dynamic logic is employed. To reduce this, we propose a “charge tank” power supply structure, providing buffering capacitance close to the switching device
Keywords :
CMOS logic circuits; capacitance; integrated circuit layout; integrated circuit noise; logic arrays; logic design; silicon-on-insulator; Si; buffering capacitance; charge tank power supply structure; dynamic logic; high-performance ICs; low-power SOI gate arrays; microarchitectures; power supply noise; switching currents; CMOS technology; Costs; Isolation technology; Logic; MOSFETs; Parasitic capacitance; Power supplies; Silicon on insulator technology; Switches; Variable structure systems;
Conference_Titel :
Custom Integrated Circuits Conference, 1995., Proceedings of the IEEE 1995
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-2584-2
DOI :
10.1109/CICC.1995.518127