DocumentCode :
271896
Title :
A 16 Gb/s 3.7 mW/Gb/s 8-Tap DFE Receiver and Baud-Rate CDR With 31 kppm Tracking Bandwidth
Author :
Francese, Pier Andrea ; ToifI, Thomas ; Buchmann, Peter ; Brändli, Matthias ; Menolfi, Christian ; Kossel, Marcel ; Morf, Thomas ; Kull, Lukas ; Andersen, Toke Meyer
Author_Institution :
IBM Zurich Res. Lab., Rüschlikon, Switzerland
Volume :
49
Issue :
11
fYear :
2014
fDate :
Nov. 2014
Firstpage :
2490
Lastpage :
2502
Abstract :
A 16 Gb/s I/O link receiver fabricated in 22 nm CMOS SOI technology is presented. Attenuation and ISI of transmitted NRZ data across PCB channels are equalized with a CTLE feeding an 8-tap DFE. The first tap uses digital speculation and the following seven taps are realized by means of the switched-capacitor technique. Timing recovery and control are performed with a Mueller-Müller type-A baud-rate CDR. The architecture is half-rate and requires one phase rotator. In total, each slice has six comparators to recover data and timing information. The secondorder digital CDR operates at quarter-rate and features a low-latency implementation of the proportional path. At 16 Gb/s, 1 Vppd PRBS31 data transmitted without FFE equalization is recovered across a PCB channel with 34 dB attenuation at 8 GHz. The measured tracking bandwidth is 31 kppm (16 GHz ± 496 MHz), and an amplitude of 3 UIPP is tolerated at 1 MHz sinusoidal jitter. The sinusoidal jitter amplitude tolerance measured at 10 Gb/s is 0.4 UIPP at 10 MHz and remains above 0.2 UIPP up to 1 GHz with PRBS31 data recovered (BER <; 10-12) across a PCB channel with 27 dB attenuation at 5 GHz. The power efficiency is 3.7 mW/Gb/s, including the full-rate clock receiver.
Keywords :
CMOS integrated circuits; clock and data recovery circuits; decision feedback equalisers; low-power electronics; peripheral interfaces; receivers; switched capacitor networks; CMOS SOI technology; I/O link receiver; Mueller-Muller type-A baud-rate CDR; NRZ data across; PCB channels; bit rate 16 Gbit/s; decision feedback equalizer; eight tap DFE receiver; power 3.7 mW; size 22 nm; switched capacitor technique; timing recovery; tracking bandwidth; Bandwidth; CMOS integrated circuits; Clocks; Decision feedback equalizers; Receivers; Switches; Timing; 22 nm CMOS SOI; Baud-rate CDR; CDR; CTLE; DFE; I/O link receiver; Mueller-Müller CDR; RX; SC-DFE; clock-data recovery; continuous-time linear equalizer; decision-feedback equalizer; integrating DFE; integrating summer; switched-capacitor DFE;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2014.2344008
Filename :
6881723
Link To Document :
بازگشت