DocumentCode :
2720592
Title :
Hierarchical timing-driven floorplanning and place and route using a timing budgeter
Author :
Venkatesh, S.V.
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
fYear :
1995
fDate :
1-4 May 1995
Firstpage :
469
Lastpage :
472
Abstract :
This paper describes a method to design large high-performance circuits using a tool called the Timing Budgeter to perform timing-driven hierarchical design. Present approaches to hierarchical timing-driven design are inadequate. Hierarchical design with considerations of timing typically requires the help of a timing expert to allocate and reallocate budgets of timing constraints to the blocks of a hierarchical design, as the design progresses. This approach is characterized by non-optimal timing budget allocations and tedious manual intervention. Another proposed method requires expensive iterations between physical layout and timing analysis. The hierarchical timing-driven methodology using the timing budgeter provides an automated method to allocate and reallocate high quality budgets to blocks of a hierarchical design. The methodology vastly improves the chance of satisfying the timing constraints of a large hierarchical design in one iteration of physical layout and timing analysis
Keywords :
circuit layout; network routing; timing; automated design; blocks; hierarchical timing-driven floorplanning; high-performance circuits; place and route; timing budgeter; Algorithm design and analysis; Circuits; Design methodology; Design optimization; Financial management; Iterative methods; Process design; Rivers; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1995., Proceedings of the IEEE 1995
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-2584-2
Type :
conf
DOI :
10.1109/CICC.1995.518226
Filename :
518226
Link To Document :
بازگشت