Title :
An efficient approach for via minimization in multi-layer VLSI/PCB routing
Author :
Jong-Sheng Cherng ; Sao-Jie Chen ; Chia-Chun Tsai
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
Abstract :
An efficient track permutation technique and a powerful Constrained Via Minimization (CVM) approach are proposed for multi-layer routing of VLSI chips and PCBs. Track permutation technique combined with existing channel routing algorithms can improve the routing results by permuting the tracks. For our multi-layer CVM approach, two procedures-Maximum-Difference Reduction procedure and Backtracking procedure are developed. In particular, the Maximum-Difference Reduction problem can be successfully converted to that of Minimum Clique Number Augmentation, and a polynomial-time heuristic algorithm is thereafter derived. The algorithms are evaluated by some famous routing examples using three and five layers. The obtained results, 38 percent of vias eliminated on an average, are very encouraging
Keywords :
VLSI; circuit layout CAD; integrated circuit layout; network routing; network topology; printed circuit layout; PCB routing; backtracking procedure; channel routing algorithms; constrained via minimization; maximum-difference reduction procedure; minimum clique number augmentation; multi-layer VLSI routing; polynomial-time heuristic algorithm; track permutation technique; Heuristic algorithms; Information science; Polynomials; Power engineering and energy; Routing; Topology; Very large scale integration; Wire; Wiring;
Conference_Titel :
Custom Integrated Circuits Conference, 1995., Proceedings of the IEEE 1995
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-2584-2
DOI :
10.1109/CICC.1995.518227