Title : 
A time-multiplexed FPGA architecture for logic emulation
         
        
            Author : 
Jones, D. ; Lewis, D.M.
         
        
            Author_Institution : 
Toronto Univ., Ont., Canada
         
        
        
        
        
        
            Abstract : 
This paper presents an architecture for a FPGA oriented towards logic emulation, to achieve maximum usable logic density per unit silicon area, and fast mapping. Logic circuits are translated into a program that is executed sequentially by a network of processor elements. Overall, a sevenfold increase in raw logic blocks, and a 25-fold increase in usable logic blocks compared to a FPGA-based logic emulator is expected for a given silicon area
         
        
            Keywords : 
field programmable gate arrays; time division multiplexing; logic blocks; logic circuits; logic emulation; mapping; silicon area; time-multiplexed FPGA architecture; Clocks; Emulation; Field programmable gate arrays; Flip-flops; Logic arrays; Logic circuits; Logic devices; Routing; Silicon; Table lookup;
         
        
        
        
            Conference_Titel : 
Custom Integrated Circuits Conference, 1995., Proceedings of the IEEE 1995
         
        
            Conference_Location : 
Santa Clara, CA
         
        
            Print_ISBN : 
0-7803-2584-2
         
        
        
            DOI : 
10.1109/CICC.1995.518231