DocumentCode :
2721636
Title :
TSV technology for 2.5D IC solution
Author :
Wang, Meng-Jen ; Hung, Chang-Ying ; Kao, Chin-Li ; Lee, Pao-Nan ; Chen, Chi-Han ; Hung, Chih-Pin ; Tong, Ho-Ming
Author_Institution :
Adv. Semicond. Eng., Inc., Kaohsiung, Taiwan
fYear :
2012
fDate :
May 29 2012-June 1 2012
Firstpage :
284
Lastpage :
288
Abstract :
TSV (Through Silicon Via) is the key enabling technology for 2.5D & 3D IC packaging solution. As the 2.5D interposer design pushing towards smaller & shorter via due to I/O density and electrical performance, the warpage of thinner interposer is therefore much more challenging in thin wafer handling and assembly process. In this presentation, a TSV structure is introduced with fabricated interposer prototype, and could be assembled together with single-die/multi-chip on a substrate. The demonstrated interposer assembled in FCBGA (Flip Chip Ball Grid Array) has covered features such as low temperature fabrication process, low warpage, and low leakage with minimized TSV parasitic parameters. Electrical and stress characterizations, current density characterization up to 1100mA and Shadow Moiré are performed and compared with simulation models for correlation study. Known-Good TSV and Si interposer are also reviewed and discussed in this presentation. Full validated reliability test, both die and package level, in conjunction with board level drop test, are presented to verify interposer fabrication, assembly process optimization, and interconnection stability.
Keywords :
ball grid arrays; current density; flip-chip devices; integrated circuit packaging; integrated circuit testing; three-dimensional integrated circuits; 3D IC packaging solution; FCBGA; I/O density; IC solution; TSV parasitic parameters; TSV structure; TSV technology; assembly process optimization; board level drop test; current density characterization; electrical characterizations; electrical performance; fFlip chip ball grid array; interconnection stability; interposer design; interposer fabrication; interposer prototype; low temperature fabrication process; package level; shadow Moire; stress characterizations; thin wafer handling; through silicon via; Assembly; Polymers; Reliability; Silicon; Substrates; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2012.6248842
Filename :
6248842
Link To Document :
بازگشت