DocumentCode :
2721831
Title :
A High Speed Block Convolution Using Ancient Indian Vedic Mathematics
Author :
Hanumantharaju, M.C. ; Jayalaxmi, H. ; Renuka, R.K. ; Ravishankar, M.
Author_Institution :
Acharya Inst. of Technol., Bangalore
Volume :
2
fYear :
2007
fDate :
13-15 Dec. 2007
Firstpage :
169
Lastpage :
173
Abstract :
In digital signal processing applications, the convolution with a very long sequence is often required. In order to compute convolution of long sequence, overlap-add method (OLA) and overlap-save method (OLS) can be considered. The OLA and OLS are well known efficient schemes for high-order filtering. The most commonly used implementation for digital filtering algorithms are digital signal processors, special purpose digital filtering chips and application specific integrated circuits (ASICs) for large volumes. In this paper, a high performance, high throughput and area efficient architecture for the field programmable gate array (FPGAs) implementation of block convolution process is proposed. The most significant aspect of the proposed method is the development of a multiplier architecture based on vertical and crosswise structure of ancient Indian Vedic mathematics and embedding it in OLA and OLS methods for improved efficiency. The coding is done in VHDL (very high speed integrated circuits hardware description language) and the FPGA synthesis is done using Xilinx Spartan library. The results shows that OLA and OLS method of block convolution implemented using Vedic multiplication is efficient in terms of area/speed compared to its implementation using conventional multiplier architectures.
Keywords :
convolution; digital filters; field programmable gate arrays; hardware description languages; FPGA; VHDL; ancient Indian Vedic mathematics; digital filtering algorithms; digital signal processing; field programmable gate array; high speed block convolution process; overlap-add method; overlap-save method; very high speed integrated circuits hardware description language; Application specific integrated circuits; Convolution; Digital filters; Digital signal processing; Digital signal processors; Field programmable gate arrays; Filtering algorithms; Mathematics; Throughput; Very high speed integrated circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Conference on Computational Intelligence and Multimedia Applications, 2007. International Conference on
Conference_Location :
Sivakasi, Tamil Nadu
Print_ISBN :
0-7695-3050-8
Type :
conf
DOI :
10.1109/ICCIMA.2007.332
Filename :
4426689
Link To Document :
بازگشت