DocumentCode :
2722615
Title :
A diagnostic test pattern generation algorithm
Author :
Camurati, P. ; Medina, D. ; Prinetto, P. ; Reorda, M. Sonza
Author_Institution :
Dipartimento di Autom. & Inf., Politecnico di Torino, Turin, Italy
fYear :
1990
fDate :
10-14 Sep 1990
Firstpage :
52
Lastpage :
58
Abstract :
The authors present a novel ATPG (automatic test pattern generation) algorithm, based on PODEM, that makes diagnostic test pattern generation feasible for medium-sized combinational circuits described at the gate level with the single-stuck-at-fault assumption. The input to the ATPG is a couple of faults, and either the output is a test pattern that distinguishes them or they are tagged as indistinguishable. The need to consider the fault-free circuit and the two faulty circuits at the same time required the extension of the algebra to encompass two additional values, Δ and δ. A Δ appears on the nodes of the circuit whenever a difference between the two faulty circuits exists. The presence of a δ marks the locations where a difference might exist if the X values on one or both faulty circuits were suitably set. The algorithm excites and propagates Δs onto the primary outputs and is thus called the Δ-algorithm. Preliminary results on a set of benchmark circuits are reported
Keywords :
automatic testing; combinatorial circuits; fault location; logic testing; PODEM; benchmark circuits; combinational circuits; diagnostic test pattern generation algorithm; fault-free circuit; gate level; single-stuck-at-fault assumption; Automatic test pattern generation; Circuit faults; Circuit testing; Coupling circuits; Fault detection; Fault diagnosis; Manufacturing industries; Manufacturing processes; Test pattern generators; Uncertainty;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1990. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-8186-9064-X
Type :
conf
DOI :
10.1109/TEST.1990.114000
Filename :
114000
Link To Document :
بازگشت