DocumentCode :
2722618
Title :
Development of an optimized power delivery system for 3D IC integration with TSV silicon interposer
Author :
Li, Zhe ; Shi, Hong ; Xie, John ; Rahman, Arif
Author_Institution :
Altera Corp., San Jose, CA, USA
fYear :
2012
fDate :
May 29 2012-June 1 2012
Firstpage :
678
Lastpage :
682
Abstract :
Silicon Interposer with Through Silicon Via (TSV) is a newly developed technology that enables multichip integration and offers great potential to improve system performance with less delay, higher wiring density, and lower power consumption. One challenge of this new technology is to maintain the PDN electrical performance. Micro bumps, TSV, interposer front and back side Re-Distribution Layer (RDL) metallization add additional interfaces and drives up complexity for an optimized PDN design in 3D IC integration. This paper reports on a R&D test vehicle that was developed for engineering evaluation of electrical and physical interfaces through TSV silicon interposer. The test vehicle consisted of a FPGA die side-by-side with its daughter die on a passive silicon interpose. The paper reports TSV loss mechanisms and its performance impacts on Power Delivery Network (PDN). Embedded MIM capacitor is implemented to increase interposer decoupling capacitance (IDC) to improve high speed PDN performance. PDN impedance characteristics are analyzed and evaluated for the interposer-based 3D system combining on-die PDN, interposer power/ground grids, TSV and package/PCB PDN components.
Keywords :
MIM devices; capacitors; elemental semiconductors; field programmable gate arrays; integrated circuit metallisation; integrated circuit packaging; research and development; silicon; stacking; three-dimensional integrated circuits; 3D IC integration; FPGA die; IDC; PCB PDN components; PDN electrical performance; PDN impedance characteristics; R&D test vehicle; RDL metallization; Si; TSV loss mechanisms; TSV silicon interposer; back side redistribution layer metallization; daughter die; delay; electrical interface evaluation; embedded MIM capacitor; interposer decoupling capacitance; interposer front side redistribution layer metallization; interposer power-ground grids; interposer-based 3D system; microbumps; multichip integration; on-die PDN; optimized PDN design; optimized power delivery system; passive silicon interposer; physical interface evaluation; power consumption; through silicon via; wiring density; Capacitance; Field programmable gate arrays; Impedance; Noise; Silicon; Through-silicon vias; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2012.6248905
Filename :
6248905
Link To Document :
بازگشت