DocumentCode :
2722920
Title :
Designing for signal integrity in wave-pipelined SOC global interconnects
Author :
Deodhar, Vinita V. ; Davis, Jeffrey A.
Author_Institution :
Sch. of ECE, Georgia Inst. of Technol., Atlanta, GA
fYear :
2005
fDate :
19-23 Sept. 2005
Firstpage :
207
Lastpage :
210
Abstract :
This paper discusses the importance of wave-pipelining to enhance throughput performance and maintain good signal integrity on global interconnects in a system-on-chip (SOC). It is shown that wave-pipelining results in 50% reduction in the active line overshoot voltage and 75% reduction in the quiet line crosstalk voltage as compared to a single driver interconnect in the presence of severe inductive coupling. A clock-skew-insensitive receiver circuit to synchronize the communication on wave-pipelined interconnects between different clock domains in SOC is also proposed and validated with HSPICE
Keywords :
crosstalk; integrated circuit design; integrated circuit interconnections; synchronisation; system-on-chip; HSPICE; clock-skew-insensitive receiver circuit; crosstalk voltage; inductive coupling; signal integrity; system-on-chip; wave-pipelined SOC global interconnects; wave-pipelined interconnects; Clocks; Coupling circuits; Crosstalk; Driver circuits; Integrated circuit interconnections; Signal design; Synchronization; System-on-a-chip; Throughput; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2005. Proceedings. IEEE International
Conference_Location :
Herndon, VA
Print_ISBN :
0-7803-9264-7
Type :
conf
DOI :
10.1109/SOCC.2005.1554496
Filename :
1554496
Link To Document :
بازگشت