DocumentCode :
2722970
Title :
Process modeling of dry etching for the 3D-integration with tapered TSVs
Author :
Wilke, Martin ; Töpper, Michael ; Huynh, Hue Quoc ; Lang, Klaus Dieter
Author_Institution :
Fraunhofer Inst. fur Zuverlassigkeit und Mikrointegration, Berlin, Germany
fYear :
2012
fDate :
May 29 2012-June 1 2012
Firstpage :
803
Lastpage :
809
Abstract :
One of the key technologies for 3D packaging is forming the Through Silicon Vias (TSV) using plasma etching. For the 3D packaging of active devices such as CMOS sensors, which exhibit low to moderate I/O counts, it was shown in recent years, that costs for TSV interconnects can be reduced by producing tapered via features, which ease subsequent process steps such as deposition of dielectrics, metal layers and photo resists. For different applications the adjustment of dedicated via profiles is desirable. For the practical use the process engineer is confronted with a variety of different process parameters, which exhibit strong interactions between each other and therefore make an extensive testing necessary when a new process needs to be developed. The knowledge of these interactions is therefore needed. The etching of tapered TSVs using fluorine based chemistry is discussed in this paper. The influence of the governing process parameters such as pressure, gas flow ratio and power is discussed in order to produce profiles with continuous tangent and minimal surface roughness of the structures. Emerging structures with etching effects such as micro masking or the appearance of profiles with gradient taper are shown in order to reveal guidelines in which direction the process needs to be adjusted to stay in the process window. A model is presented and discussed which is able to predict the profile angle as a function of the process parameters. This gives the ability to produce tapered profiles from 65° to 85° without the burden of an enormous experimental effort. Interrelated etching performance such as photoresist selectivity, etching rate and the occurrence of lateral under etching is presented as well so that design rules can be derived for the specific process.
Keywords :
integrated circuit interconnections; integrated circuit packaging; photoresists; sputter etching; three-dimensional integrated circuits; 3D packaging; 3D-integration; CMOS sensors; I/O counts; TSV interconnects; active devices; continuous tangent; dielectric deposition; dry etching process modeling; fluorine based chemistry; gas flow ratio; gradient taper; interrelated etching performance; metal layers; minimal surface roughness; photoresist selectivity; plasma etching; process window; profile angle prediction; tapered TSV; through silicon vias; Etching; Plasmas; Rough surfaces; Silicon; Surface roughness; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2012.6248925
Filename :
6248925
Link To Document :
بازگشت