Title :
A Clock Isolation Method For Complex SoC Designs
Author :
Shi, Kangdao ; Belhadj, Hassine
Author_Institution :
Professional Services, Synopsys Inc., Dallas, TX
Abstract :
This paper describes a novel clock isolation method that resolves issues in logical and physical synthesis caused by using clock as data to qualify signals or switch data flows in complex SoC designs. The principles of the method and implementation guidelines are described in detail. The advantages of the method include better quality-of-result of a design, fewer timing closure iterations and less complex design flow. The clock isolation method has been successfully implemented and verified in a complex SoC design
Keywords :
clocks; integrated circuit design; logic design; system-on-chip; clock isolation; logical synthesis; physical synthesis; system-on-chip design; Clocks;
Conference_Titel :
SOC Conference, 2005. Proceedings. IEEE International
Conference_Location :
Herndon, VA
Print_ISBN :
0-7803-9264-7
DOI :
10.1109/SOCC.2005.1554505