DocumentCode :
2723208
Title :
Sequencer Per Pin test system architecture
Author :
West, Burnell ; Napier, Tom
Author_Institution :
Schlumberger Technol., San Jose, CA, USA
fYear :
1990
fDate :
10-14 Sep 1990
Firstpage :
355
Lastpage :
361
Abstract :
A novel digital functional test system architecture, called Sequencer Per Pin in which the timing and waveform generation hardware work with a sequence of events in the same manner as an IC timing/logic simulator, is presented. This architecture implements tests as sequences of events for each pin, synchronized by global period markers. This makes it possible to perform complex tests on VLSI integrated circuits without requiring extensive program development and debugging efforts. The architecture is more flexible than previous designs, permitting more precise implementation of simulation data with fewer restrictions. The event sequence concept allows significant reduction in test pattern storage requirements and optimizes this feature even further by permitting run-time assignment of pin data, avoiding duplications of test patterns and test programs for different package configurations
Keywords :
VLSI; automatic test equipment; computer architecture; integrated circuit testing; logic testing; 200 MHz; ATE; IC timing/logic simulator; Sequencer Per Pin; VLSI; digital functional test; run-time assignment; test pattern storage; timing generation; waveform generation; Circuit simulation; Circuit testing; Digital integrated circuits; Discrete event simulation; Hardware; Integrated circuit testing; Logic testing; Performance evaluation; System testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1990. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-8186-9064-X
Type :
conf
DOI :
10.1109/TEST.1990.114042
Filename :
114042
Link To Document :
بازگشت