DocumentCode :
2723685
Title :
Jitter minimization technique for mixed signal testing
Author :
Furukawa, Yasuo ; Kimura, Makoto ; Sugai, Masao ; Kimura, Shinichi ; Purtell, Michael
Author_Institution :
Advantest Corp., Saitama, Japan
fYear :
1990
fDate :
10-14 Sep 1990
Firstpage :
613
Lastpage :
619
Abstract :
The authors describe a high-frequency clock source using jitter reduction circuitry to minimize the effect of problems in test and measurement systems. A mathematical explanation of the errors imposed by jitter is presented, along with a discussion of the hardware used to minimize its effects. Test results that demonstrate the benefit of the jitter minimization technique are provided. A reduction in the jitter of a clock signal from 100 ps peak to peak to 10 ps peak to peak has been realized by using this technique. This results in a direct improvement in AC measurement accuracy when low jitter clocks are used as conversion start signals
Keywords :
analogue-digital conversion; electric noise measurement; electronic equipment testing; phase-locked loops; signal generators; AC measurement; PLL; clock signal; electric noise measurement; errors; high-frequency clock source; jitter minimization; jitter reduction circuitry; mixed signal testing; Circuit testing; Clocks; Crosstalk; Distortion measurement; Equations; Frequency measurement; Jitter; Minimization; Signal resolution; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1990. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-8186-9064-X
Type :
conf
DOI :
10.1109/TEST.1990.114075
Filename :
114075
Link To Document :
بازگشت