DocumentCode :
2723799
Title :
Experimental evaluation of concurrent fault simulation algorithms on scalable, hierarchically defined test cases
Author :
Nicholls, William H. ; Nordsieck, Arnold W. ; Soma, Mani
Author_Institution :
Boeing Aerosp. & Electron., Seattle, WA, USA
fYear :
1990
fDate :
10-14 Sep 1990
Firstpage :
698
Lastpage :
705
Abstract :
The authors have implemented three concurrent fault simulation algorithms and applied them to several circuit families. The algorithms are concurrent fault simulation (CFS), hierarchical concurrent fault simulation (HCFS), and a modification of HCFS called bundled hierarchical fault simulation (BHCFS). In BHCFS, a structure is imposed upon the simulation error lists, which can produce a significant reduction in simulation run time. A prototype of each algorithm has been applied to circuit families of varying size to generate actual run-time data. The circuits are scalable (to some granularity) in gate count. This property allows the simulator run-time data to be presented as a function of circuit size without the effects of varying circuit topology. It is shown experimentally that the run time for BHCFS grows nearly linearly with acyclic circuit gate count but approaches a higher order in tightly connected sequential circuits. It is also confirmed that HCFS exhibits near N log N behaviour in circuits which have reasonably well-balanced design hierarchy. In absolute run time, both hierarchical algorithms outperformed flat CFS at the gate level in all examples except one, which had an extremely unbalanced hierarchy. Overall, BHCFS shows the best performance in acyclic circuits and good performance in loosely coupled sequential circuits
Keywords :
digital simulation; logic CAD; logic testing; performance evaluation; sequential circuits; FIR filter; IIR filter; SRAM; acyclic circuit gate count; bundled hierarchical fault simulation; concurrent fault simulation algorithms; digital filter; fault tolerant computing; granularity; hierarchical algorithms; hierarchically defined test; logic CAD; scalable test; simulation error lists; tightly connected sequential circuits; Aerospace electronics; Aerospace engineering; Aerospace simulation; Aerospace testing; Central Processing Unit; Circuit faults; Circuit simulation; Circuit testing; Circuit topology; Electronic equipment testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1990. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-8186-9064-X
Type :
conf
DOI :
10.1109/TEST.1990.114085
Filename :
114085
Link To Document :
بازگشت