Title :
A 26.9K 314.5Mbps soft (32400, 32208) BCH decoder chip for DVB-S2 system
Author :
Lin, Yi-Min ; Chen, Chih-Lung ; Chang, Hsie-Chia ; Lee, Chen-Yi
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
This paper provides a soft BCH decoder using error magnitudes to deal with least reliable bits. With soft information from the previous decoder defined in digital video broadcasting (DVB), the proposed soft BCH decoder provides much lower complexity and latency than the traditional hard BCH decoder while still maintaining performance. The proposed error locator evaluator architecture evaluates error locations without Chien search, leading to high throughput. Bo¿rck-Pereyra error magnitudes solvers (BP-EMS) is presented to improve decoding efficiency and hardware complexity. The experimental result reveals that our proposed soft (32400, 32208) BCH decoder defined in DVB-S2 system can save 50.0% gate-count and achieve 314.5 Mbps in standard CMOS 90 nm technology.
Keywords :
BCH codes; decoding; digital video broadcasting; Bo¿rck-Pereyra error magnitudes solvers; DVB-S2 system; bit rate 314.5 Mbit/s; decoding efficiency; digital video broadcasting; error locator evaluator architecture; hard BCH decoder; hardware complexity; size 90 nm; soft BCH decoder chip; standard CMOS technology; Bit error rate; CMOS technology; Delay; Digital video broadcasting; Iterative decoding; Parity check codes; Polynomials; Radio frequency; Solid state circuits; Throughput; Bose-Chaudhuri-Hochquenghem (BCH) codes; Digital Video Broadcasting; Error correction coding;
Conference_Titel :
Solid-State Circuits Conference, 2009. A-SSCC 2009. IEEE Asian
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-4433-5
Electronic_ISBN :
978-1-4244-4434-2
DOI :
10.1109/ASSCC.2009.5357174