DocumentCode :
2724395
Title :
A low-offset latched comparator using zero-static power dynamic offset cancellation technique
Author :
Miyahara, Masaya ; Matsuzawa, Akira
Author_Institution :
Dept. Phys. Electron., Tokyo Inst. of Technol., Tokyo, Japan
fYear :
2009
fDate :
16-18 Nov. 2009
Firstpage :
233
Lastpage :
236
Abstract :
A low-offset latched comparator using new dynamic offset cancellation technique is proposed. The new technique achieves low offset voltage without pre-amplifier and quiescent current. Furthermore the overdrive voltage of the input transistor can be optimized to reduce the offset voltage of the comparator independent of the input common mode voltage. A prototype comparator has been fabricated in 90 nm 9M1P CMOS technology with 152 ¿m2. Experimental results show that the comparator achieves 3.8 mV offset at 1 sigma at 500 MHz operating, while dissipating 39 ¿W from a 1.2 V supply.
Keywords :
CMOS logic circuits; UHF integrated circuits; comparators (circuits); flip-flops; low-power electronics; CMOS technology; frequency 500 MHz; input common mode voltage; input transistor; low-offset latched comparator; offset voltage; overdrive voltage; power 39 muW; quiescent current; voltage 1.2 V; zero-static power dynamic offset cancellation; CMOS technology; Calibration; Capacitance; Circuits; Dynamic voltage scaling; Energy consumption; Frequency conversion; Low voltage; Preamplifiers; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2009. A-SSCC 2009. IEEE Asian
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-4433-5
Electronic_ISBN :
978-1-4244-4434-2
Type :
conf
DOI :
10.1109/ASSCC.2009.5357221
Filename :
5357221
Link To Document :
بازگشت