DocumentCode :
2724431
Title :
Low warpage coreless substrate for large-size LSI packages
Author :
Kurashina, Mamoru ; Mizutani, Daisuke ; Koide, Masateru ; Watanabe, Manabu ; Fukuzono, Kenji ; Suzuki, Hitoshi
Author_Institution :
Fujitsu Labs. Ltd., Atsugi, Japan
fYear :
2012
fDate :
May 29 2012-June 1 2012
Firstpage :
1378
Lastpage :
1383
Abstract :
Due to inadequate rigidity, warpage of coreless substrates is generally large compared to other types of LSI package substrates. Therefore, the most important problem in the application of coreless substrates is warpage reduction during the reflow process. So far, there have been only a limited number of reports on coreless substrates for large-size LSI packages. Moreover, there have been very few examples that discussed substrate layer structure designs for warpage reduction and reliability improvement in the LSI assembly process. In the present study, we focus on developing coreless packages for large-size LSIs. To achieve our goal, we adopted the following development processes. First, we designed analytical models with different layer structures comprising two kinds of materials, and investigated the effect of layer structure on warpage reduction using warpage simulations. Next, we made four kinds of real coreless substrates with layer structures identical to the simulation models, and verified the actual thermal warpage behavior. Finally, we investigated the thermal stress reliabilities of these substrates after LSI mounting. From the results, we found that warpage reduction and reliability enhancement of coreless substrates were realized by arranging the high rigidity materials on the external layers of the substrates.
Keywords :
large scale integration; semiconductor device packaging; semiconductor device reliability; high rigidity materials; large-size LSI packages; low warpage reduction coreless substrate; reflow process; reliability improvement; thermal stress reliability; thermal warpage behavior; warpage simulations; Large scale integration; Reliability; Resins; Solid modeling; Substrates; Temperature measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2012.6249015
Filename :
6249015
Link To Document :
بازگشت