Title :
A 1.3–330-MHz direct clock synthesizer for display interface using fractional multimodulus frequency divider
Author :
Song, Ho Young ; Chi, Han-Kyu ; Song, Heesoo ; Jeong, Deog-Kyoon
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Seoul Nat. Univ., Seoul, South Korea
Abstract :
A 1.3-MHz to 330-MHz video clock synthesizer consisting of a fine-resolution fractional frequency divider and a divider-merged delta-sigma modulator (DSM) is presented. The proposed architecture provides a wide frequency range of output clock, and good jitter performance with reduced design complexity. Moreover, the divider-merged DSM guarantees the cycle-accurate frequency synthesis. The proposed fractional divider can divide the clock frequency with 4-bit fractional resolution using the proposed phase-switching technique. Fabricated in a 0.13-¿m CMOS technology, the synthesizer has maximum peak-to-peak period jitter of 120 ps.
Keywords :
CMOS digital integrated circuits; delta-sigma modulation; direct digital synthesis; frequency dividers; jitter; CMOS technology; clock frequency; cycle-accurate frequency synthesis; design complexity; direct clock synthesizer; display interface; divider-merged delta-sigma modulator; fine-resolution fractional frequency divider; fractional multimodulus frequency divider; frequency 1.3 MHz to 330 MHz; peak-to-peak period jitter; phase-switching technique; size 1.3 mum; video clock synthesizer; CMOS technology; Clocks; Displays; Frequency conversion; Frequency synthesizers; Jitter; Phase locked loops; Solid state circuits; Streaming media; Voltage-controlled oscillators;
Conference_Titel :
Solid-State Circuits Conference, 2009. A-SSCC 2009. IEEE Asian
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-4433-5
Electronic_ISBN :
978-1-4244-4434-2
DOI :
10.1109/ASSCC.2009.5357244