Title :
Impact of I/O buffer configuration on the ESD performance of a 0.5 /spl mu/m CMOS process
Author :
Nikolaidis, T. ; Papadas, C. ; Varrot, M. ; Mortini, P. ; Pananakakis, G.
Author_Institution :
SGS-Thomson Microelectron., Crolles, France
Abstract :
The authors consider the ESD performance of various I/O buffer configurations implemented with a general purpose, triple-metal, silicided diffusion, 0.5 /spl mu/m LDD CMOS process. More specifically, several I/O configurations are studied and, in addition to that, the influence of specific process steps (i.e. over-doped p-well) to the ESD performance are also addressed. Finally, it is demonstrated that the configuration which guarantees an ESD performance over 8 kV consists of a clamp formed on an over-doped p-well between pad and Vss, a diode in-between pad and Vdd and a similar clamp between the power and ground supplies.
Keywords :
CMOS integrated circuits; buffer circuits; electrostatic discharge; integrated circuit reliability; 0.5 micron; 8 kV; ESD performance; I/O buffer configuration; LDD CMOS process; clamp; over-doped p-well; silicided diffusion; triple-metal process; CMOS process; Clamps; Diodes; Electrostatic discharge; Power supplies; Variable structure systems;
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium Proceedings, 1995
Conference_Location :
Phoenix, AZ, USA
Print_ISBN :
1-878303-59-7
DOI :
10.1109/EOSESD.1995.478266