DocumentCode :
2725184
Title :
Fabrication and characterization of wafer-level deep TSV arrays
Author :
Zervas, Michael ; Temiz, Yuksel ; Leblebici, Yusuf
Author_Institution :
Ecole Polytech. Fed. de Lausanne, Lausanne, Switzerland
fYear :
2012
fDate :
May 29 2012-June 1 2012
Firstpage :
1625
Lastpage :
1630
Abstract :
Three Dimensional (3D) integration, based on through silicon vias (TSV), has the potential to become a key enabling technology for many applications. TSVs are commonly categorized according to their aspect ratio and diameter. An equally important parameter of the TSV, usually omitted, is their depth. This paper discusses the fabrication process, characterization and detailed failure analysis of deep Cu TSVs, with high aspect ratio. For the proposed process, TSVs are etched on a 380μm thick wafer using standard deep reactive ion etching (DRIE). The electroplating is performed in two steps, the first step seals off one side of the TSV using super conformal chemistry, Dow chemical Intervia™ 8520 bath, and the second step uses the now partially filled via as a seed layer for a bottom up technique, bath Intervia™ 8510 or Intervia™ 8520 Dow Chemical. After the electroplating, a chemical-mechanical polishing (CMP) step is used to planarize the wafer, and double-sided metal sputtering and photolithography are performed to connect the TSVs in a daisy chain. A conventional bonding technique, like solder bumps, can be used to bond layers with TSVs.
Keywords :
chemical mechanical polishing; copper alloys; electroplating; failure analysis; integrated circuit interconnections; integrated circuit packaging; integrated circuit reliability; photolithography; planarisation; solders; sputter etching; three-dimensional integrated circuits; wafer bonding; wafer level packaging; 3D integration; CMP step; Cu; DRIE; Dow chemical Intervia 8520 bath; aspect ratio; bond layers; bonding technique; bottom up technique; chemical-mechanical polishing; double-sided metal sputtering; electroplating; fabrication process; failure analysis; photolithography; size 380 mum; solder bumps; standard deep reactive ion etching; super conformal chemistry; three dimensional integration; through silicon vias; wafer planarization; wafer-level deep TSV arrays; Chemistry; Current density; Etching; Filling; Passivation; Resistance; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2012.6249054
Filename :
6249054
Link To Document :
بازگشت