DocumentCode :
2725553
Title :
HALT evaluation of SJ BIST technology for electronic prognostics
Author :
Hofmeister, James P. ; Vohnout, Sonia ; Mitchell, Christopher ; Heimes, Felix O. ; Saha, Sambit
Author_Institution :
Ridgetop Group, Inc., Tucson, AZ, USA
fYear :
2010
fDate :
13-16 Sept. 2010
Firstpage :
1
Lastpage :
7
Abstract :
This paper presents the design, test, and results of a highly accelerated life test (HALT) evaluation of a soft-core called Solder Joint Built-in Self-Test™ (SJ BIST™), a method for detecting faults caused by solder-joint fractures in monitored input/output (I/O) pins of field programmable gate array (FPGA) devices, especially those in ball grid array (BGA) type of packages. Modern electronics utilize large FPGAs packages attached to electronic boards by means of solder joints, such as solder balls, between the package and the board. Thermo-mechanical stresses - primarily heat and vibration - cause fatigue damage and eventual fracture failure of one or more balls, which causes intermittent operational faults leading to catastrophic failures in critical systems. Such intermittent faults are difficult to reproduce on a test bench and many field returns of electronic modules with intermittently failing solder balls are diagnosed with code "no trouble found/could not reproduce." The SJ BIST soft-core offers a solution because it detects faults in monitored pins caused by fractured solder joints of programmed FPGAs on deployed electronic boards. At the end of the three-month HALT, selected FPGAs were subjected to die-and-pry and cross-section examination and comparison to the collected data. Analysis confirmed that SJ BIST did report the occurrence of faults on damaged pins, and SJ BIST did not report any false negatives. The HALT confirmed the efficacy, accuracy, and reliability of SJ BIST as both a prognostic and diagnostic tool for FPGAs in BGA type of packages.
Keywords :
ball grid arrays; built-in self test; field programmable gate arrays; life testing; soldering; thermal stresses; FPGA; SJ BIST technology; ball grid array; electronic modules; electronic prognostics; field programmable gate array; highly accelerated life test; monitored input-output pins; soft core; solder joint built in self-test; solder joint fracture; thermo-mechanical stress; Built-in self-test; Field programmable gate arrays; Monitoring; Out of order; PROM; Pins; Soldering; BGA; BIST; FPGA; HALT; field programmable gate array; solder balls; solder joint;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
AUTOTESTCON, 2010 IEEE
Conference_Location :
Orlando, FL
ISSN :
1088-7725
Print_ISBN :
978-1-4244-7960-3
Type :
conf
DOI :
10.1109/AUTEST.2010.5613585
Filename :
5613585
Link To Document :
بازگشت