DocumentCode :
2727018
Title :
A Low-Power Pipelined CAM for High-Performance IP Routing
Author :
Echeverría, Pedro ; Ayala, José L. ; López-Vallejo, Marisa
Author_Institution :
Departamento de Ingenieria Electronica, Univ. Politecnica de Madrid
fYear :
2006
fDate :
26-28 April 2006
Firstpage :
249
Lastpage :
254
Abstract :
Packet switched networks such as the Internet require efficient IP routing in order to manage the traffic flows. In these environments CAM memories play a key role because they provide the address resolution time. This paper presents a practical implementation of a low-power CAM oriented to high-performance IP routing. The architecture devised shows optimal results in terms of area, speed and power consumption for these search-based applications by proposing a pipelined implementation split into banks with a reduction of the parameter word. Experimental results show how the proposed architecture provides significant improvements in terms of power and speed
Keywords :
IP networks; Internet; content-addressable storage; packet switching; parallel architectures; routing protocols; CAM memories; IP routing; Internet; content-addressable memories; low-power pipelined architecture; packet switched networks; traffic flows; CADCAM; Circuits; Communication switching; Computer aided manufacturing; Energy consumption; IP networks; Packet switching; Routing; Switches; Telecommunication traffic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems, Proceedings of the 6th International Caribbean Conference on
Conference_Location :
Playa del Carmen
Print_ISBN :
1-4244-0041-4
Electronic_ISBN :
1-4244-0042-2
Type :
conf
DOI :
10.1109/ICCDCS.2006.250869
Filename :
4016898
Link To Document :
بازگشت