DocumentCode :
2727741
Title :
3D chip stacking & reliability using TSV-micro C4 solder interconnection
Author :
Au, K.Y. ; Kriangsak, S.L. ; Zhang, X.R. ; Zhu, W.H. ; Toh, C.H.
Author_Institution :
United Test & Assembly Center Ltd. (UTAC), Singapore, Singapore
fYear :
2010
fDate :
1-4 June 2010
Firstpage :
1376
Lastpage :
1384
Abstract :
Multi silicon dies stack using through silicon via (TSV) is required for higher performance, greater package miniaturization and more functionality electronic device. A through silicon interposer (TSI) enables interconnect pitch matching between a high I/Os top chip and a low cost organic substrate. TSI also mitigates the risk of extreme low-K (ELK) layers delamiantion. This paper demonstrates the process feasibility and reliability performance for multi thin die stacking on a strip organic substrate using a 1x solder re-flow process flow. Inline pressurized spray system with and without force flow were shown to be an effective flux cleaning method for stacked dies with ~35 um microgap. In a two dies stack fcCSP, the presence of a bottom TSI reduces top chip stress based on finite element simulation. A low CTE TSI results in a lower top chip stress than a high CTE TSI. Also, a reduction of top die thickness and/or an increase of package mold cap thickness result in a significant package warpage reduction. Micro C4 solder bumps joints with TiW/Cu/Ni under bumps metallization (UBM) and TiW/Cu/Ni/Au bond pad were reliable up to 1000 thermal cycles.
Keywords :
Cleaning; Costs; Electronics packaging; Finite element methods; Silicon; Spraying; Stacking; Stress; Strips; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2010 Proceedings 60th
Conference_Location :
Las Vegas, NV, USA
ISSN :
0569-5503
Print_ISBN :
978-1-4244-6410-4
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2010.5490636
Filename :
5490636
Link To Document :
بازگشت