DocumentCode :
2727800
Title :
A bandpass mismatch-shaped multi-bit /spl Sigma//spl Delta/ switched-capacitor DAC using butterfly shuffler
Author :
Haiqing Lin ; Schreier, Richard
Author_Institution :
Oregon State Univ., Corvallis, OR, USA
fYear :
1999
fDate :
17-17 Feb. 1999
Firstpage :
58
Lastpage :
59
Abstract :
In the context of a /spl Sigma//spl Delta/ analog-to-digital converter (ADC) or digital-to-analog-converter (DAC), single-bit quantization is preferred because a 1b DAC is inherently linear. A multi-bit DAC needs to be linear to avoid being the performance-limiting factor in a CB converter. Aside from this drawback, multi-bit quantization is attractive because it improves /spl Sigma//spl Delta/ modulator performance by increasing the modulator resolution or increasing the modulator bandwidth, while at the same time whitening the quantization noise and improving modulator stability. Among many dynamic-matching schemes existing today, the butterfly shuffler is effective and practical. Thus far, schemes based on the butterfly shuffler are used to whiten or to 1/sup st/-order shape mismatch errors. This paper presents a model of the structure which shows how a butterfly shuffler can be endowed with "arbitrary" mismatch-shaping characteristics. A 2/sup nd/-order bandpass shuffler is given as an example. A 16-element switched-capacitor (SC) DAC is designed and fabricated with a 1.2 /spl mu/m double-poly CMOS process. An 8/sup th/-order bandpass /spl Sigma//spl Delta/ modulator is implemented on a Xilinx FPGA along with the 2/sup nd/-order bandpass shuffler to drive the DAC. The system diagram is shown. The harmonic distortion is reduced by as much as 27 dB, resulting in a dynamic range of 90 dB at 125 kHz center frequency.
Keywords :
CMOS integrated circuits; digital-analogue conversion; harmonic distortion; modulators; quantisation (signal); sigma-delta modulation; switched capacitor networks; 1.2 micron; 125 kHz; Xilinx FPGA; butterfly shuffler; double-poly CMOS process; dynamic range; dynamic-matching schemes; harmonic distortion; modulator bandwidth; modulator resolution; modulator stability; multi-bit /spl Sigma//spl Delta/ switched-capacitor DAC; performance-limiting factor; single-bit quantization; Analog-digital conversion; Bandwidth; CMOS process; Field programmable gate arrays; Harmonic distortion; Multi-stage noise shaping; Quantization; Semiconductor device modeling; Shape; Stability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1999. Digest of Technical Papers. ISSCC. 1999 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
0-7803-5126-6
Type :
conf
DOI :
10.1109/ISSCC.1999.759094
Filename :
759094
Link To Document :
بازگشت