DocumentCode :
2727838
Title :
Modeling and Evaluation of an Energy-Efficient Hierarchical Ring Interconnect for System-on-Chip Multiprocessors
Author :
Bourduas, S. ; Kuo, B. ; Zilic, Z. ; Manjikian, N.
Author_Institution :
McGill Univ., Montreal, Que.
fYear :
2006
fDate :
18-21 June 2006
Firstpage :
201
Lastpage :
204
Abstract :
This paper describes the modeling and optimization of a hierarchical ring interconnect for system-on-chip multiprocessors. We have selected hierarchical rings for study because they exhibit properties which lend themselves to efficient SoC interconnects. Using our model, we are able to tune certain design parameters in order to reduce energy consumption. We also use dynamic clock throttling which efficiently reduces the energy consumption of the interconnect without adversely affecting system performance
Keywords :
hierarchical systems; integrated circuit interconnections; multiprocessing systems; system-on-chip; dynamic clock throttling; hierarchical ring interconnect; system-on-chip multiprocessors; Clocks; Computer architecture; Delay; Design methodology; Energy consumption; Energy efficiency; Network-on-a-chip; Parallel processing; Scalability; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006 IEEE North-East Workshop on
Conference_Location :
Gatineau, Que.
Print_ISBN :
1-4244-0416-9
Electronic_ISBN :
1-4244-0417-7
Type :
conf
DOI :
10.1109/NEWCAS.2006.250914
Filename :
4016945
Link To Document :
بازگشت