DocumentCode :
2728539
Title :
Design and Implementation of High Sampling Rate Programmable FIR Filters in FPGAs
Author :
Langlois, J. M Pierre
Author_Institution :
Dept. of Comput. Eng., Ecole Polytechnique de Montreal, Que.
fYear :
2006
fDate :
38869
Firstpage :
37
Lastpage :
40
Abstract :
This paper investigates the design and implementation of programmable FIR filters in FPGAs, for applications requiring the highest sampling rates. A comparison of architectures is made, with a quantitative evaluation of the direct and direct transposed forms in terms of logic resources. A qualitative assessment of placement and routing issues is also made. Two types of programmable filters are considered. In the first case, all coefficients are allowed the same dynamic range. In the second case, programmability is allowed but for a restricted set of linear phase filters where the center coefficients are allotted more bits. Implementation details leading to a cost and performance comparison are given. For a filter with 32 coefficients, the transposed form requires 11% and 32% more arithmetic resources for the general and restricted cases, respectively, and 24% fewer memory elements in either case
Keywords :
FIR filters; field programmable gate arrays; linear phase filters; programmable filters; FPGA; linear phase filters; programmable FIR filters; Adaptive filters; Application software; Design engineering; Dynamic range; Encoding; Field programmable gate arrays; Finite impulse response filter; Logic; Nonlinear filters; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006 IEEE North-East Workshop on
Conference_Location :
Gatineau, Que.
Print_ISBN :
1-4244-0416-9
Electronic_ISBN :
1-4244-0417-7
Type :
conf
DOI :
10.1109/NEWCAS.2006.250949
Filename :
4016980
Link To Document :
بازگشت