Title :
A 32 b 64-matrix parallel CMOS processor
Author :
Shaowei Pan ; Ben-Arie, Y. ; Orian, E. ; Barak, I. ; Shapira, Y. ; Bresticker, S. ; David, H. ; Folkman, H. ; Efrat, J. ; Tzukerman, L. ; Dahan, Z. ; Kolton, D. ; Shvager, Y.
Author_Institution :
Motorola Inc., Arlington Heights, IL, USA
Abstract :
The /spl beta/ chip is a 32 b floating-point processor with 64-matrix parallel computing units using CMOS 0.35 /spl mu/m technology. The /spl beta/ chip is intended for use as a DSP coprocessor in a PC environment or in other computational-intensive applications. Such applications include digital filter (FIR, IIR), matrix multiplication, nonlinear polynomial calculations, DCT, DFT, video compression, and 3D graphics. In each computing unit (CU), all calculations are in the logarithm domain except some special instructions. The absolute error using the logarithm operation is less than 1 LSB in IEEE 32 b floating-point format. There is a 128/spl times/32 b memory (cache) in each CU. The total memory (cache) is 32 kB on the chip. There are three I/O buses on the chip; input data bus, output data bus and host control bus. The average sustained performance can reach 10 GFLOPS.
Keywords :
cache storage; coprocessors; data compression; digital filters; floating point arithmetic; parallel architectures; system buses; 0.35 micron; 32 KB; 32 bit; 3D graphics; DCT; DFT; DSP coprocessor; I/O buses; absolute error; cache; computational-intensive applications; digital filter; floating-point processor; host control bus; input data bus; logarithm domain; logarithm operation; matrix multiplication; nonlinear polynomial calculations; output data bus; parallel CMOS processor; video compression; CMOS process; CMOS technology; Computer applications; Coprocessors; Digital filters; Digital signal processing chips; Discrete cosine transforms; Finite impulse response filter; Parallel processing; Polynomials;
Conference_Titel :
Solid-State Circuits Conference, 1999. Digest of Technical Papers. ISSCC. 1999 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
0-7803-5126-6
DOI :
10.1109/ISSCC.1999.759237