DocumentCode :
2729533
Title :
αΩHighway interconnection network architecture for high performance computing
Author :
Borovska, Plamenka ; Kimovski, Dragi
Author_Institution :
Fac. for Comput. Syst. & Control, Tech. Univ. of Sofia, Sofia, Bulgaria
fYear :
2012
fDate :
1-4 July 2012
Abstract :
The interconnection network is a crucial part of high-performance computer systems. It significantly determines parallel system performance as well as the development and the operating cost. In this paper we suggest efficient and scalable hierarchical multi-ring interconnection network architecture. For building up the interconnection network we have designed adequate switch architecture and implemented “step-back-on-blocking” flow control algorithm. The architectural model has been verified and communicational performance parameters have been evaluated on the basis of numerous simulation experiments conducted in the OMNeT++ simulation environment.
Keywords :
computer network performance evaluation; multistage interconnection networks; parallel architectures; parallel machines; storage area networks; αΩhighway interconnection network architecture; OMNeT++ simulation environment; SAN architecture; hierarchical multiring interconnection network architecture; high performance computing; high-performance computer systems; multistage interconnection networks; parallel system performance; step-back-on-blocking flow control algorithm; supercomputing technology; switch architecture; Computational modeling; Computers; Multiprocessor interconnection; Road transportation; Switches; Communication Performance; High Performance Computing; High Performance Switch Architecture; Interconnection networks; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communications (ISCC), 2012 IEEE Symposium on
Conference_Location :
Cappadocia
ISSN :
1530-1346
Print_ISBN :
978-1-4673-2712-1
Electronic_ISBN :
1530-1346
Type :
conf
DOI :
10.1109/ISCC.2012.6249319
Filename :
6249319
Link To Document :
بازگشت