DocumentCode :
2730267
Title :
Chip package interaction (CPI) reliability of low-k/ULK interconnect with lead free technology
Author :
Fu, Lei ; Su, Michael ; Anand, Ashok ; Goh, Edwin ; Kuechenmeister, Frank
Author_Institution :
Adv. Micro Devices Inc., Austin, TX, USA
fYear :
2010
fDate :
1-4 June 2010
Firstpage :
1613
Lastpage :
1617
Abstract :
The introduction of low-k/ultra-low-k (ULK) dielectric materials to accommodate the continuous scaling-down of the feature sizes of IC chips to improve the device density and performance of the ultra-large scale integrated (ULSI) circuits represents great silicon and packaging integration challenges due to the weak mechanical properties of interlayer dielectric material (ILD). Implementation of crackstop and improve low-k/ULK mechanical properties are very effective to protect ILD crack propagation and delamination. Finite element analysis (FEA) simulation and Shadow Moire measurements showed higher die stress with lead free bumps. Reflow simulated Shadow Moire measurements show a large warpage change from 150°C to 25°C, good control of the ramp rate is needed. Die warpage releases 50% after 30 days.
Keywords :
Dielectric materials; Dielectric measurements; Environmentally friendly manufacturing techniques; Integrated circuit interconnections; Integrated circuit reliability; Integrated circuit technology; Mechanical factors; Packaging; Silicon; Ultra large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2010 Proceedings 60th
Conference_Location :
Las Vegas, NV, USA
ISSN :
0569-5503
Print_ISBN :
978-1-4244-6410-4
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2010.5490771
Filename :
5490771
Link To Document :
بازگشت