Title :
An automated clock distribution topology in SoC designs
Author :
Siang, Lai Yit ; Rosdi, Bakhtiar Affendi Bin ; Keong, Teh Eng ; Forng, Teh Chai ; Xying, Christiana Loh Sze
Author_Institution :
Univ. Sains Malaysia, Minden, Malaysia
Abstract :
System on chip (SoC) consists of microprocessors, memories, busses, communication protocols, interfaces and other hard and soft intellectual property (IP) components where power consumption, synchronization and testability are crucial. Fast run time is one of the main key winning factors for SoC designs while clock is the most performance critical signals in SoC design flow. High reusability, correct-by-construction design and automation are the main issues to ensure consistence and sustainable rate in fast design turnaround time. In this paper, an automated H-tree clock distribution topology that enables fast turnaround time of SoC designs is presented. An automated balanced multiple clock domain H-tree can eliminate wire or repeater dominant to reduce process, voltage and temperature (PVT) impact and keep design turnaround time to minimum while maintaining approximately zero skew.
Keywords :
clock distribution networks; integrated circuit design; low-power electronics; microprocessor chips; synchronisation; system-on-chip; SoC designs; automated H-tree clock distribution topology; automated clock distribution topology; busses; communication protocols; hard intellectual property; memories; microprocessors; power consumption; soft intellectual property; synchronization; system on chip; Algorithm design and analysis; Buildings; Clocks; Repeaters; System-on-a-chip; Topology; Wires;
Conference_Titel :
Industrial Electronics and Applications (ISIEA), 2011 IEEE Symposium on
Conference_Location :
Langkawi
Print_ISBN :
978-1-4577-1418-4
DOI :
10.1109/ISIEA.2011.6108751