DocumentCode :
2733573
Title :
Test Generation Approach for Post-Silicon Validation of High End Microprocessor
Author :
Sadasivam, Satish Kumar ; Alapati, Sangram ; Mallikarjunan, Varun
Author_Institution :
India Syst. & Technol. Labs., IBM India, India
fYear :
2012
fDate :
5-8 Sept. 2012
Firstpage :
830
Lastpage :
836
Abstract :
Post-Silicon Validation faces numerous challenges in the areas of test generation efficiency, time utilization and comprehensive coverage of the various functionalities of advanced microprocessors. The proposed approach uses the concept of building a Master Test Program that is used to build multiple test-streams by utilizing an instruction pool and a data pool. It utilizes lightweight modules such as the Instruction Classifier and Organizer and the Data Pool Generator that generate test streams on the fly. A key advantage of this is that it extends coverage of the processor state space while reducing the build time greatly.
Keywords :
integrated circuit testing; microprocessor chips; silicon; advanced microprocessors; data pool generator; high end microprocessor; instruction classifier; instruction organizer; instruction pool; lightweight modules; master test program; post-silicon validation; test generation approach; test streams; Generators; Hardware; Microarchitecture; Microprocessors; Registers; Runtime; Silicon; Functional Validation; Multiprocessor; Post-Silicon Validation; Processor Architecture; Test Generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2012 15th Euromicro Conference on
Conference_Location :
Izmir
Print_ISBN :
978-1-4673-2498-4
Type :
conf
DOI :
10.1109/DSD.2012.148
Filename :
6395723
Link To Document :
بازگشت