Title :
Aliasing-Free Space Compaction in VLSI with Cascade of Two-Input OR/NOR Logic
Author :
Hossain, Altaf ; Groza, Voicu ; Das, Sunil R.
Author_Institution :
Sch. of Inf. Technol. & Eng., Univ. of Ottawa, Ottawa, ON, Canada
Abstract :
Designing aliasing-free space support hardware for built-in self-testing in very large scale integration circuits and systems is of immense significance, specifically due to the design paradigm shift in recent years from system-on-board to system-on-chip. This paper develops an approach to designing aliasing-free space compaction hardware targeting particularly embedded cores-based system-on-chips for single stuck-line faults, extending well known concept from conventional switching theory, viz. that of compatibility relation as used in the minimization of incompletely specified sequential machines. For a pair of response outputs of the circuit under test, the method introduces the notion of fault detection compatibility and conditional fault detection compatibility (conditional upon some other response output pair being simultaneously fault detection compatible) with respect to two-input OR/NOR logic. The process is illustrated with design details of space compactors for the International Symposium on Circuits and Systems or ISCAS 85 combinational (and ISCAS 89 full-scan sequential) benchmark circuits using simulation programs ATALANTA and FSIM, attesting to the importance of the technique from the viewpoint simplicity, resultant low area overhead and full fault coverage for single stuck-line faults, thereby making it an appropriate choice in commercial design environments.
Keywords :
VLSI; built-in self test; combinational circuits; fault diagnosis; integrated circuit design; integrated circuit testing; logic design; logic gates; logic testing; sequential circuits; system-on-chip; ATALANTA simulation program; FSIM simulation program; ISCAS 85 combinational benchmark circuits; ISCAS 89 full-scan sequential benchmark circuits; International Symposium on Circuits and Systems; VLSI; aliasing-free space compaction; aliasing-free space support hardware design; built-in self-testing; circuit-under-test; conditional fault detection compatibility; conventional switching theory; embedded core-based system-on-chips; specified sequential machines; stuck-line faults; system-on-board; two-input OR-NOR logic; very large scale integration circuits; Benchmark testing; Built-in self-test; Circuit faults; Compaction; Corporate acquisitions; Integrated circuit modeling; Logic gates; ATALANTA; Aliasing-free space compaction; FSIM; built-in self-testing in very large scale integration; conditional fault detection compatibility; fault detection; system-on-chips;
Conference_Titel :
Electronic Design, Test and Application (DELTA), 2011 Sixth IEEE International Symposium on
Conference_Location :
Queenstown
Print_ISBN :
978-1-4244-9357-9
DOI :
10.1109/DELTA.2011.57