DocumentCode :
2734311
Title :
Reliability of logic circuits under multiple simultaneous faults
Author :
Franco, Denis ; Vasconcelos, Maí ; Naviner, Lirida ; Naviner, Jean-François
Author_Institution :
Inst. TELECOM, TELECOM ParisTech, Paris
fYear :
2008
fDate :
10-13 Aug. 2008
Firstpage :
265
Lastpage :
268
Abstract :
The reliability of integrated circuits has become an unavoidable subject in the nanoscale era. The susceptibility of combinational logic circuits to faults is of increasing interest, and fast and accurate methods are necessary to take the reliability into account earlier in the design process. As circuits scale to nanometer dimensions, the probability of occurrence of multiple simultaneous faults becomes higher and cannot be neglected anymore. In this work, a signal probability reliability analysis (SPRA) algorithm is presented, allowing an evaluation of the reliability of logic circuits relating to multiple simultaneous faults.
Keywords :
CMOS logic circuits; integrated circuit reliability; logic circuits; logic circuits reliability; multiple simultaneous faults; signal probability reliability analysis; CMOS technology; Circuit faults; Combinational circuits; Fault tolerance; Frequency; Integrated circuit reliability; Logic circuits; Power system reliability; Signal analysis; Telecommunications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. MWSCAS 2008. 51st Midwest Symposium on
Conference_Location :
Knoxville, TN
ISSN :
1548-3746
Print_ISBN :
978-1-4244-2166-4
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2008.4616787
Filename :
4616787
Link To Document :
بازگشت