DocumentCode :
2734690
Title :
A mixed-signal adder based on the Continuous Valued Number System
Author :
Mirhassani, Mitra ; Kalkat, Prabhleen
Author_Institution :
Electr. & Comput. Eng. Dept., Windsor Univ., Windsor, ON
fYear :
2008
fDate :
10-13 Aug. 2008
Firstpage :
346
Lastpage :
349
Abstract :
Continuous Valued Number System (CVNS) representation enables us to integrate complex analog processing functions within digital signal processing units. The CVNS representation is more compatible with analog signals and system, however, it can be applies to applications where traditionally digital arithmetic has been used. The resulted systems usually have compact designs, with reduced number of interconnections, and higher speed of operation. In this paper, design of a mixed signal CVNS adder is proposed, which is used for two operand binary addition. The overall speed of the CVNS adder depends on the analog modular reduction circuits. This paper addresses the limitations in the speed of CVNS adders, and proposes a new method for eliminating this operation from the adder.
Keywords :
adders; digital signal processing chips; mixed analogue-digital integrated circuits; CVNS adder; continuous valued number system; digital signal processing units; mixed-signal adder; Adders; Analog computers; Application software; Digital arithmetic; Digital signal processing; Dynamic range; Integrated circuit interconnections; Multivalued logic; Signal design; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. MWSCAS 2008. 51st Midwest Symposium on
Conference_Location :
Knoxville, TN
ISSN :
1548-3746
Print_ISBN :
978-1-4244-2166-4
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2008.4616807
Filename :
4616807
Link To Document :
بازگشت