Title :
A low overhead design for testability and test generation technique for core-based systems
Author :
Ghosh, Indradeep ; Jha, Niraj K. ; Dey, Sujit
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., NJ, USA
Abstract :
In a fundamental paradigm shift in system design, entire systems are being built on a single chip, using multiple embedded cores. Though the newest system design methodology has several advantages in terms of time-to-market and system cost, testing such core-based systems is difficult due to the problem of justifying test sequences at the inputs of a core embedded deep in the system, and propagating test responses from the core outputs. In this paper, we present a design for testability and symbolic test generation technique for testing such core-based systems on a chip. The proposed method consists of two parts: (i) core-level DFT to make each core testable and transparent, the latter needed to propagate test data through the cores, and (ii) system-level DFT and test generation to ensure the justification and propagation of the precomputed test sequences and test responses of the core. Since the hierarchical testability analysis technique used to tackle the above problem is symbolic, the system test generation method is independent of the bit-width of the cores. The system-level test set is obtained as a by-product of the testability analysis and insertion method without further search. Besides the proposed test method, the two methods that are currently used in the industry were also evaluated on two example systems: (i) FScan-BScan, where each core is full-scanned, and system test is performed using boundary scan, and (ii) FScan-TBus, where each core is full-scanned, and system test is performed using a test bus. The experiments show that the proposed scheme has significantly lower area overhead, delay overhead, and test application time compared to FScan-BScan and FScan-TBus, without any compromise in the system fault coverage
Keywords :
automatic test equipment; automatic testing; design for testability; integrated circuit testing; FScan-BScan; FScan-TBus; area overhead; boundary scan testing; core-based systems; delay overhead; design for testability; full-scanned core; hierarchical testability analysis; multiple embedded cores; overhead design; symbolic test generation; system cost; system test; system-level DFT; test bus; test generation; test sequences; testability; testability analysis; time-to-market; Circuit faults; Circuit testing; Costs; Design for testability; Logic circuits; National electric code; Performance evaluation; Power capacitors; System testing; Time to market;
Conference_Titel :
Test Conference, 1997. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-4209-7
DOI :
10.1109/TEST.1997.639593