DocumentCode
2735781
Title
Relaxed simulated tempering for VLSI floorplan designs
Author
Cong, Jason ; Kong, Tianming ; Xu, Dongmin ; Liang, Faming ; Liu, Jun S. ; Wong, Wing Hung
Author_Institution
Dept. of Comput. Sci., California State Univ., Los Angeles, CA, USA
fYear
1999
fDate
18-21 Jan 1999
Firstpage
13
Abstract
In the past two decades, the simulated annealing technique has been considered as a powerful approach to handle many NP-hard optimization problems in VLSI designs. Recently, a new Monte Carlo and optimization technique, named simulated tempering, was invented and has been successfully applied to many scientific problems, from random field Ising modeling to the traveling salesman problem. It is designed to overcome the drawback in simulated annealing when the problem has a rough energy landscape with many local minima separated by high energy barriers. In this paper, we have successfully applied a version of relaxed simulated tempering to slicing floorplan design with consideration of both area and wirelength optimization. Good experimental results were obtained
Keywords
Monte Carlo methods; VLSI; circuit layout CAD; circuit optimisation; integrated circuit layout; Monte Carlo technique; VLSI floorplan designs; area optimization; optimization technique; relaxed simulated tempering; slicing floorplan design; wirelength optimization; Cooling; Design automation; Design optimization; Energy barrier; Monte Carlo methods; Simulated annealing; Space exploration; Statistics; Temperature; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 1999. Proceedings of the ASP-DAC '99. Asia and South Pacific
Conference_Location
Wanchai
Print_ISBN
0-7803-5012-X
Type
conf
DOI
10.1109/ASPDAC.1999.759698
Filename
759698
Link To Document