Title :
A 6-Gbps/pin Half-Duplex LVDS I/O for High-Speed Mobile DRAM
Author :
Kim, Sua ; Kong, Bae-Sun ; Lee, Chil-gi ; Kim, Jin-Hyun ; Kim, Woo-Seop ; Jun, Young-Hyun ; Kim, Changhyun
Author_Institution :
Sungkyunkwan Univ., Suwon
Abstract :
This paper presents a high-speed LVDS I/O interface for mobile DRAMs. A data rate of 6Gbps/pin and a transmit-jitter of 57.31ps pk-pk were demonstrated, in which an 800MHz clock and a 200mV swing were used. The power consumption by I/O circuit is 6.2mW/pin when a 10pf load is connected to the I/O, and output supply voltage is 1.2V. The proposed mobile DRAM has 6 data pins and 4 address/command pins for a multi-chip package (MCP). The transmitter uses a feed-back LVDS output driver and a common-mode feed-back controller achieving the reduction of driver currents and the constant common-mode as half voltage level. To achieve a low-transmit jitter, we use a driver with a double step pre-emphasis. The receiver employs a shared preamplifier scheme, which ensures transmit power reduction. The proposed DRAM with LVDS I/O was fabricated using an 80-nm DRAM process. It exhibits 161.1mV times 150ps rms eye-windows on the given channel
Keywords :
DRAM chips; circuit feedback; driver circuits; jitter; preamplifiers; 1.2 V; 10 pF; 200 mV; 57.31 ps; 6 Gbit/s; 6.2 mW; 80 nm; 800 MHz; address/command pins; common-mode feed-back controller; driver currents; feed-back LVDS output driver; half-duplex LVDS I/O interface; high-speed mobile DRAM; low voltage differential signaling; low-transmit jitter; multichip package; shared preamplifier scheme; Clocks; Driver circuits; Energy consumption; Jitter; Packaging; Pins; Preamplifiers; Random access memory; Transmitters; Voltage control;
Conference_Titel :
Asian Solid-State Circuits Conference, 2005
Conference_Location :
Hsinchu
Print_ISBN :
0-7803-9163-2
Electronic_ISBN :
0-7803-9163-2
DOI :
10.1109/ASSCC.2005.251805