DocumentCode :
2736275
Title :
A novel low-power and high-performance dual-loop DLL with linear delay element
Author :
Gharib, M. ; Abrishamifar, A.
Author_Institution :
Dept. of Electr. Eng. of IUST, Iran Univ. of Sci. & Technol., Tehran
fYear :
2008
fDate :
10-13 Aug. 2008
Firstpage :
763
Lastpage :
766
Abstract :
This paper describes a dual-loop DLL architecture with linear delay element in analog loop and a monotonic digitally controlled delay element in its digital loop. The proposed architecture is based on two loops, fine loop and coarse loop which is controlled by peripheral circuits such as FSM (finite state machine) and lock detector circuit. The ADS simulator is used to verify the circuit design. All of simulations are based upon 0.18 mum CMOS technology at 1.8 V power supply voltage. The simulation results show that the proposed DLL has wide-range operation from 200 to 400 MHz and low-power dissipation and low-jitter performance. Moreover, the rms jitter is as low as 20 ps and the power dissipation is as low as 4.5 mW over the operating frequency range.
Keywords :
CMOS integrated circuits; delay lock loops; integrated circuit design; low-power electronics; ADS simulator; CMOS technology; analog loop; coarse loop; digital loop; dual-loop DLL architecture; fine loop; finite state machine; frequency 200 MHz to 400 MHz; linear delay element; lock detector circuit; low-jitter performance; low-power dissipation; monotonic digitally controlled delay element; peripheral circuits; power supply; size 0.18 mum; voltage 1.8 V; Automata; CMOS technology; Circuit simulation; Circuit synthesis; Delay lines; Detectors; Digital control; Jitter; Power supplies; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. MWSCAS 2008. 51st Midwest Symposium on
Conference_Location :
Knoxville, TN
ISSN :
1548-3746
Print_ISBN :
978-1-4244-2166-4
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2008.4616911
Filename :
4616911
Link To Document :
بازگشت