DocumentCode :
2736441
Title :
Development of a parallel 3D finite element power semiconductor device simulator
Author :
Brown, A.R. ; Asenov, A. ; Roy, S. ; Barker, J.R.
Author_Institution :
Dept. of Electron. & Electr. Eng., Glasgow Univ., UK
fYear :
1995
fDate :
34792
Firstpage :
42401
Lastpage :
42406
Abstract :
We report on the development of a parallel, scalable and portable 3D finite element power semiconductor device simulator. The simulator is implemented on a Parsytec Supercluster Model 64 which is a medium class 64 transputer MIMD machine and on a four node Power PC based Parsytec X-plorer both in 3L and Parix Fortran. It is based on a spatial decomposition of the simulation domain over an array of processors. This approach minimises the interprocessor communications by reducing the ratio between the bulk and the surface of the partition subdomains. The emphasis is placed on the generation of topologically rectangular FE grids amenable to the domain decomposition approach, on the optimised parallel generation and assembly of the discretization matrices, and on the development of suitable, scalable linear solvers. The advantages of the 3D simulation are highlighted in comparison with 2D simulation results
Keywords :
digital simulation; electronic engineering computing; finite element analysis; power semiconductor devices; semiconductor device models; 3D finite element simulator; 3L; MIMD machine; Parix Fortran; Parsytec Supercluster Model 64; Parsytec X-plorer; discretization matrices; domain decomposition; four node Power PC; parallel generation; power semiconductor device; processor array; rectangular grid generation; scalable linear solvers;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Physical Modelling of Semiconductor Devices, IEE Colloquium on
Conference_Location :
London
Type :
conf
DOI :
10.1049/ic:19950427
Filename :
478365
Link To Document :
بازگشت