Title :
Linearity analysis on a series-split capacitor array for high-speed SAR ADCs
Author :
Zhu, Yan ; Chio, U-Fat ; Wei, He-Gong ; Sin, Sai-Weng ; U, Seng-Pan ; Martins, R.P.
Author_Institution :
Analog & Mixed Signal VLSI Lab., Macau Univ., Macao
Abstract :
A novel capacitor array structure for successive approximation register (SAR) ADC is proposed. This circuit efficiently utilizes charge recycling to achieve high-speed of operation and it can be applied to high-speed and low-to-medium-resolution SAR ADC. The static linearity performance, namely the INL and DNL, of the proposed structure is theoretically analyzed and behavioral simulations are performed to demonstrate its effectiveness. Simulation results show that to achieve the same conversion performance the proposed capacitor array structure can reduce the average power consumed from the reference ladder by 90%, as compared to the binary-weighted splitting capacitor array structure.
Keywords :
analogue-digital conversion; capacitors; circuit simulation; low-power electronics; DNL; INL; SAR ADC; charge recycling; high-speed successive approximation register ADC; linearity analysis; power consumption reduction; reference ladder; series-split capacitor array; static linearity performance; Capacitance; Capacitors; Circuit simulation; Energy consumption; Linearity; Logic; Power dissipation; Recycling; Switches; Voltage;
Conference_Titel :
Circuits and Systems, 2008. MWSCAS 2008. 51st Midwest Symposium on
Conference_Location :
Knoxville, TN
Print_ISBN :
978-1-4244-2166-4
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2008.4616951