DocumentCode :
2737343
Title :
Design Methodology for Electron-Trap Memory Cells
Author :
Li, Bingxi ; Chen, Chunhong
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Windsor, Windsor, ON
fYear :
2008
fDate :
18-21 Aug. 2008
Firstpage :
22
Lastpage :
24
Abstract :
In order to further reduce the feature size of semiconductor devices, the field of single-electronics has come of age. Single electron tunneling (SET) technology uses a single or few electrons to implement various analog and digital applications. Memory design is such a typical example. In this paper, we present a design methodology by discussing the parameter selection and reliability analysis for SET-based electron-trap memory cells. It is shown that the parameter selection is important for correct logic operation of these memory cells as well as their reliability improvement. All the results are verified by the SIMON simulator.
Keywords :
electron traps; reliability; semiconductor storage; single electron devices; tunnelling; SET; SIMON simulator; design methodology; electron-trap memory cells; logic operation; parameter selection; reliability analysis; semiconductor devices; single electron tunneling technology; single-electronics; Application software; Capacitors; Circuit simulation; Design methodology; Electrons; Energy barrier; Equations; Semiconductor devices; Tunneling; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanotechnology, 2008. NANO '08. 8th IEEE Conference on
Conference_Location :
Arlington, Texas
Print_ISBN :
978-1-4244-2103-9
Electronic_ISBN :
978-1-4244-2104-6
Type :
conf
DOI :
10.1109/NANO.2008.15
Filename :
4616997
Link To Document :
بازگشت