Title :
Optimization of hybrid final adder for the high performance multiplier
Author :
Dandu, V.B. ; Ramkumar, Barathram ; Kittur, Harish M.
Author_Institution :
VLSI Div., VIT Univ., Vellore, India
Abstract :
In this work we evaluated arrival profile of the HPM based multiplier partial products reduction tree in two ways: 1.manual delay, area calculation through logical effort, 2.ASIC implementation. Based on the arrival profile, we worked with some recently proposed optimal adders and finally we proposed an optimal hybrid adder for the final addition in HPM based parallel multiplier. This work derives some mathematical expressions to find the size of different regions in the partial product arrival profile which helps to design optimal adder for each region. This work evaluates the performance of proposed hybrid adder in terms of area, power and delay using 90nm technology. This work deals with manual calculation for 8-b and ASIC simulation of different adder designs for 8-b, 16-b, 32-b and 64-b multiplier bit sizes.
Keywords :
adders; application specific integrated circuits; multiplying circuits; optimisation; ASIC implementation; ASIC simulation; HPM based parallel multiplier; area calculation; high performance multiplier; hybrid final adder; logical effort; manual delay; mathematical expressions; optimization; partial product arrival profile; partial products reduction tree; size 90 nm; word length 16 bit; word length 32 bit; word length 64 bit; word length 8 bit; Adders; Manuals; HPM (High Performance Multiplier); area efficient; arrival profile; low power; optimal hybrid final adder; parallel multiplier;
Conference_Titel :
Computing Communication & Networking Technologies (ICCCNT), 2012 Third International Conference on
Conference_Location :
Coimbatore
DOI :
10.1109/ICCCNT.2012.6396061