DocumentCode :
2737705
Title :
Design of a Multi-Context FPGA Using a Floating-Gate-MOS Functional Pass-Gate
Author :
Hariyama, Masanori ; Ogata, Sho ; Kameyama, Michitaka ; Morita, Yasutoshi
Author_Institution :
Graduate Sch. of Inf. Sci., Tohoku Univ., Sendai
fYear :
2005
fDate :
1-3 Nov. 2005
Firstpage :
421
Lastpage :
424
Abstract :
Multi-context FPGAs (MC-FPGAs) have multiple memory bits per configuration bit forming configuration planes for fast switching between contexts. The additional memory planes cause significant overhead in area and power consumption. To overcome the overhead, a fine-grained MC-FPGA architecture using a floating-gate-MOS functional pass gate (FGFP) is presented which merges threshold operation and storage function on a single floating-gate MOS transistor. The transistor count of the proposed multi-context switch (MC-switch) is reduced to 10% in comparison with SRAM-based one. The transistor count of the proposed MC-switch is also reduced to 20% in comparison with the MC-switch that uses floating-gate MOS transistors just as storage device. The test chip is designed using a 0.35mum EPROM technology, and the area of the proposed MC-FPGA is reduced to about 50% of that of a conventional MC-FPGA
Keywords :
EPROM; MOSFET; field programmable gate arrays; logic gates; 0.35 micron; EPROM technology; FGFP; MC-FPGA architecture; MC-switch; SRAM; floating-gate MOS transistor; floating-gate-MOS functional pass-gate; multicontext FPGA; multicontext switch; Field programmable gate arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Solid-State Circuits Conference, 2005
Conference_Location :
Hsinchu
Print_ISBN :
0-7803-9162-4
Electronic_ISBN :
0-7803-9163-2
Type :
conf
DOI :
10.1109/ASSCC.2005.251755
Filename :
4017621
Link To Document :
بازگشت