DocumentCode :
2737977
Title :
Design of a High-Performance Switch for Circuit-Switched On-Chip Networks
Author :
Wu, Chia-Ming ; Chi, Hsin-Chou
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Dong Hwa Univ., Hualien
fYear :
2005
fDate :
Nov. 2005
Firstpage :
481
Lastpage :
484
Abstract :
System-on-a-chip (SoC) designs provide designers to integrate dozens of heterogeneous IP blocks together by a dedicated interconnect network. The major problems in the ultra deep sub-micron technology SoC design arise from the interconnection networks, such as non-scalable global wire delay, failure to achieve global synchronization, and errors due to signal integrity issues. These problems might be mitigated by the network-on-chip (NoC) approach based on regular on-chip communication networks. In this paper, the authors propose the pre-scheduled circuit-switched network for NoC architectures. The authors have designed the switch supporting the network. Such architectures based on circuit switching with efficient buffer management can achieve guaranteed transmission latencies
Keywords :
circuit switching; multiprocessor interconnection networks; network-on-chip; switched networks; switches; NoC architectures; SoC; circuit-switched on-chip networks; high-performance switch; interconnection networks; network-on-chip; nonscalable global wire delay; system-on-a-chip; Communication networks; Communication switching; Integrated circuit interconnections; Multiprocessor interconnection networks; Network-on-a-chip; Signal design; Switches; Switching circuits; System-on-a-chip; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Solid-State Circuits Conference, 2005
Conference_Location :
Hsinchu
Print_ISBN :
0-7803-9163-2
Electronic_ISBN :
0-7803-9163-2
Type :
conf
DOI :
10.1109/ASSCC.2005.251770
Filename :
4017636
Link To Document :
بازگشت