Title :
720 Ã\x97 480 30fps Efficient Prediction Core Chip for Stereo Video Hybrid Coding System
Author :
Ding, Li-Fu ; Chien, Shao-Yi ; Chen, Liang-Gee
Author_Institution :
DSP/IC Design Lab., Nat. Taiwan Univ., Taipei
Abstract :
The chip design of prediction core in the stereo video hybrid coding system is implemented with 0.18 mum 1P6M technology by TSMC. The die size is 4.53 mm. This IC can achieve real-time requirement under the operating frequency of 81 MHz for 30 D1 frames per second (fps) in the left and the right channel simultaneously, with ME/DE search range of [-64, +63] in horizontal direction and [-32, +31]/[-16, +15] in vertical direction. Compared with the hardware requirement for implementation of full search block matching algorithm (FSBMA), only 11.5% on-chip SRAM and 1/30 amount of PEs are needed. It shows that the hardware cost is quite small
Keywords :
integrated circuits; motion estimation; stereo image processing; video codecs; video coding; 0.18 micron; 1P6M technology; 81 MHz; D1 frames; TSMC; disparity estimation; full search block matching; motion estimation; prediction core chip; stereo video hybrid coding; Computational complexity; Computer architecture; Costs; Digital signal processing chips; Discrete cosine transforms; Entropy coding; Hardware; Motion estimation; Video coding; Video compression;
Conference_Titel :
Asian Solid-State Circuits Conference, 2005
Conference_Location :
Hsinchu
Print_ISBN :
0-7803-9163-2
Electronic_ISBN :
0-7803-9163-2
DOI :
10.1109/ASSCC.2005.251794