Title :
A logical timing simulator for CMOS circuits based on an accurate formulation of the propagation delay
Author :
Bafleur, M. ; Buxo, J. ; Teixeira, J.P. ; Teixeira, I.C.
Author_Institution :
CNRS, Paris, France
Abstract :
A physical model for the evaluation of propagation delay times in CMOS digital circuits has been presented. The procedure to evaluate the delays is easily automatable, in connection with a circuit extractor. Moreover, it allows the definition of logic models for logic cells, which have been implemented in a mixed-level simulator, achieving an accuracy which is similar to the one obtained with circuit-level simulation, with a significant reduction of computer costs. Finally, the piecewise-linear approximation used to model voltage waveforms can also be used for electrical optimization of logic cells and this is illustrated in the case of a buffer structure. Such optimization, together with other design and test constraints, can be easily implemented in a computer program to assist circuit designers
Keywords :
CMOS integrated circuits; circuit analysis computing; delays; digital integrated circuits; integrated logic circuits; logic CAD; CAD; CINNAMON; CMOS circuits; buffer structure; circuit extractor; computer aided analysis; computer program; digital circuits; electrical optimization; logic cells; logic models; logical timing simulator; mixed-level simulator; physical model; piecewise-linear approximation; propagation delay;
Conference_Titel :
Circuit Theory and Design, 1989., European Conference on
Conference_Location :
Brighton