DocumentCode :
273855
Title :
Polynomial delay models for optimisation-based transistor sizing in digital CMOS VLSI circuits
Author :
Hoppe, B. ; Kiehl, O. ; Eisele, V. ; Huber, T. ; Schmitt-Landsiedel, D. ; Neuendorf, G.
Author_Institution :
Siemens AG, Munchen, West Germany
fYear :
1989
fDate :
5-8 Sep 1989
Firstpage :
275
Lastpage :
279
Abstract :
Numerical optimisation of VLSI circuits, has evolved as an important tool to achieve short design times for full custom digital MOS circuits. For optimising critical path delays, accurate modelling of signal delay is of special importance. Although device level simulators like SPICE produce accurate and detailed delay information, analytical delay models are required in general, since SPICE computation times increase rapidly with the number of transistors in the circuit. The authors present accurate gate level delay time models for CMOS logical circuits. The computation speed improvement of delay calculation is at least two orders of magnitude. Circuit elements can be inverters, M-input-NAND and NOR-gates and CMOS transfer gates
Keywords :
CMOS integrated circuits; VLSI; circuit CAD; circuit analysis computing; delays; digital integrated circuits; integrated logic circuits; logic CAD; polynomials; CAD; CMOS transfer gates; NAND gates; NOR-gates; computer aided design; critical path delays; digital CMOS VLSI circuits; gate level delay time models; inverters; logical circuits; optimisation-based transistor sizing; polynomial delay models; signal delay;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Circuit Theory and Design, 1989., European Conference on
Conference_Location :
Brighton
Type :
conf
Filename :
51623
Link To Document :
بازگشت