Title :
Pulse shrinkage based pre-bond through silicon vias test in 3D IC
Author :
Chang Hao ; Liang Huaguo
Author_Institution :
Sch. of Comput. & Inf., Hefei Univ. of Technol., Hefei, China
Abstract :
Defects in TSV not only lead to variation in the propagation delay but also in the transition delay of the net connected to the TSV. A non-invasive approach for pre-bond TSV test based on pulse shrinkage is proposed to detect resistive open and leakage fault. TSVs are used as capacitive loads of their driving gates, then the pulse visiting the cyclic shrinkage cells will be shrunk until it vanishes completely. The shrinkage amount is digitized into a digital code to compare with an expected value of fault free. Experiments on fault detection are presented through HSPICE simulations using realistic models for a 45 nm CMOS technology. The results show the effectiveness in the detection of resistive open defects 0.2kΩ above and equivalent leakage resistance less than 40MΩ. The estimated design for testability area cost of our method is negligible for realistic dies.
Keywords :
CMOS integrated circuits; design for testability; fault diagnosis; fault trees; integrated circuit reliability; integrated circuit testing; shrinkage; three-dimensional integrated circuits; vias; 3D IC; CMOS technology; HSPICE simulations; cyclic shrinkage cells; design for testability area; digital code; fault detection; fault free; leakage fault; prebond TSV test; prebond through silicon vias test; propagation delay; pulse shrinkage; resistive open; size 45 nm; transition delay; Circuit faults; Delays; Inverters; Logic gates; Radiation detectors; Resistance; Through-silicon vias;
Conference_Titel :
VLSI Test Symposium (VTS), 2015 IEEE 33rd
Conference_Location :
Napa, CA
DOI :
10.1109/VTS.2015.7116267