DocumentCode :
2740505
Title :
H-SCAN+: a practical low-overhead RTL design-for-testability technique for industrial designs
Author :
Asaka, Toshiharu ; Bhattacharya, Subhrajit ; Dey, Sujit ; Yoshida, Masaaki
Author_Institution :
ULSI Syst. Dev. Labs., NEC Corp., Kawasaki, Japan
fYear :
1997
fDate :
1-6 Nov 1997
Firstpage :
265
Lastpage :
274
Abstract :
H-SCAN (1996) was presented as a low overhead design-for-testability strategy which is applicable to RT-level controller-data path circuits. However, from the view-point of practical use, there is a possibility that the area overhead of H-SCAN is larger than that of full-scan. Moreover, H-SCAN is unable to handle many features present in actual designs. In this paper, we propose a modified H-SCAN scheme, called “H-SCAN+”, as an improved solution for actual designs. H-SCAN+ consists of several enhancements, including techniques to minimize scan design area overhead, handling of features present in actual designs, and techniques to significantly minimize the running time. We provide comprehensive results of applying H-SCAN+ to several actual RT-level designs
Keywords :
automatic testing; design for testability; logic testing; sequential circuits; DFT; H-SCAN; RT-level controller-data path circuit; RTL design-for-testability; industrial designs; low overhead; running time minimisation; scan design area overhead; Automatic test pattern generation; Circuit testing; Design engineering; Flip-flops; Hardware; Laboratories; Logic; National electric code; Systems engineering and theory; Ultra large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1997. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-4209-7
Type :
conf
DOI :
10.1109/TEST.1997.639622
Filename :
639622
Link To Document :
بازگشت